

# S-1410/1411 Series

www.ablic.com

## 105°C OPERATION, 3.8 μA CURRENT CONSUMPTION WATCHDOG TIMER WITH RESET FUNCTION

© ABLIC Inc., 2015-2018 Rev.2.3\_00

The S-1410/1411 Series is a watchdog timer developed using CMOS technology, which can operate with low current consumption of  $3.8 \,\mu\text{A}$  typ. The reset function and the low voltage detection function are available.

#### ■ Features

Detection voltage:
 2.0 V to 5.0 V, selectable in 0.1 V step

• Detection voltage accuracy: ±1.5%

• Input voltage:  $V_{DD} = 0.9 \text{ V to } 6.0 \text{ V}$ 

Hysteresis width: 5% typ.
Current consumption: 3.8 μA typ.

• Reset time-out period: 14.5 ms typ. (C<sub>POR</sub> = 2200 pF)

Watchdog operation is switchable: Enable, Disable
 Watchdog operation voltage range: V<sub>DD</sub> = 2.5 V to 6.0 V

Watchdog mode switching function\*1:
 Time-out mode, window mode

Watchdog input edge is selectable:
 Rising edge, falling edge, both rising and falling edges

• Product type is selectable: S-1410 Series

(Product with  $\overline{W}$  / T pin (Output:  $\overline{WDO}$  pin))

S-1411 Series

(Product without  $\overline{W}$  / T pin (Output:  $\overline{RST}$  pin,  $\overline{WDO}$  pin))

• Operation temperature range: Ta = -40°C to +105°C

• Lead-free (Sn 100%), halogen-free

## ■ Application

• Power supply monitoring and system monitoring in microcontroller mounted apparatus

#### ■ Packages

- TMSOP-8
- HSNT-8(2030)

<sup>\*1.</sup> The S-1411 Series is fixed to the window mode.

### **■** Block Diagrams

#### 1. S-1410 Series A / B / C Type



Figure 1

#### 2. S-1410 Series D / E / F Type



Figure 2

2 ABLIC Inc.

#### 3. S-1410 Series G / H / I Type



Figure 3

#### 4. S-1410 Series J / K / L Type



Figure 4

#### 5. S-1411 Series A / B / C Type



Figure 5

#### 6. S-1411 Series D / E / F Type



Figure 6

#### 7. S-1411 Series G / H / I Type



Figure 7

#### 8. S-1411 Series J / K / L Type



Figure 8

#### **■ Product Name Structure**

Users can select the product type, detection voltage, and package type for the S-1410/1411 Series. Refer to "1. Product name" regarding the contents of product name, "2. Product type list" regarding the product types, "3. Packages" regarding the package drawings.

#### 1. Product name



- **\*1.** Refer to the tape drawing.
- \*2. Refer to "2. Product type list".
- \*3. 0: S-1410 Series (Product with  $\overline{W}$  / T pin)

The  $\overline{\text{WDO}}$  pin outputs the signals which are from the watchdog timer circuit and the voltage detection circuit.

1: S-1411 Series (Product without  $\overline{W}$  / T pin)

The WDO pin outputs the signals which are from the watchdog timer circuit and the voltage detection circuit.

The  $\overline{\mathsf{RST}}$  pin outputs the signal which is from the voltage detection circuit.

The watchdog mode is fixed to the window mode.

#### 2. Product type list

Table 1

| Product Type | WEN Pin Logic | Constant Current Source Pull-down for WEN Pin | Input Edge                    | Output Pull-up<br>Resistor |
|--------------|---------------|-----------------------------------------------|-------------------------------|----------------------------|
| Α            | Active "H"    | Available                                     | Rising edge                   | Available                  |
| В            | Active "H"    | Available                                     | Falling edge                  | Available                  |
| С            | Active "H"    | Available                                     | Both rising and falling edges | Available                  |
| D            | Active "L"    | Unavailable                                   | Rising edge                   | Available                  |
| Е            | Active "L"    | Unavailable                                   | Falling edge                  | Available                  |
| F            | Active "L"    | Unavailable                                   | Both rising and falling edges | Available                  |
| G            | Active "H"    | Available                                     | Rising edge                   | Unavailable                |
| Н            | Active "H"    | Available                                     | Falling edge                  | Unavailable                |
| I            | Active "H"    | Available                                     | Both rising and falling edges | Unavailable                |
| J            | Active "L"    | Unavailable                                   | Rising edge                   | Unavailable                |
| K            | Active "L"    | Unavailable                                   | Falling edge                  | Unavailable                |
| L            | Active "L"    | Unavailable                                   | Both rising and falling edges | Unavailable                |

#### 3. Packages

Table 2 Package Drawing Codes

| Package Name | Dimension    | Tape         | Reel         | Land         |  |  |  |  |  |
|--------------|--------------|--------------|--------------|--------------|--|--|--|--|--|
| TMSOP-8      | FM008-A-P-SD | FM008-A-C-SD | FM008-A-R-SD | _            |  |  |  |  |  |
| HSNT-8(2030) | PP008-A-P-SD | PP008-A-C-SD | PP008-A-R-SD | PP008-A-L-SD |  |  |  |  |  |

### **■** Pin Configurations

#### 1. TMSOP-8



Figure 9

Table 3 S-1410 Series

| Pin No. | Symbol  | Description                          |  |  |
|---------|---------|--------------------------------------|--|--|
| 1       | W / T*1 | Watchdog mode switching pin          |  |  |
| 2       | CPOR    | Reset time-out period adjustment pin |  |  |
| 3       | CWDT    | Watchdog time adjustment pin         |  |  |
| 4       | VSS     | GND pin                              |  |  |
| 5       | WEN     | Watchdog enable pin                  |  |  |
| 6       | WDO     | Watchdog output and reset output pin |  |  |
| 7       | WDI     | Watchdog input pin                   |  |  |
| 8       | VDD     | Voltage input pin                    |  |  |

Table 4 S-1411 Series

| Pin No. | Symbol | Description                          |  |  |
|---------|--------|--------------------------------------|--|--|
| 1       | RST    | Reset output pin                     |  |  |
| 2       | CPOR   | Reset time-out period adjustment pin |  |  |
| 3       | CWDT   | Watchdog time adjustment pin         |  |  |
| 4       | VSS    | GND pin                              |  |  |
| 5       | WEN    | Watchdog enable pin                  |  |  |
| 6       | WDO    | Watchdog output pin                  |  |  |
| 7       | WDI    | Watchdog input pin                   |  |  |
| 8       | VDD    | Voltage input pin                    |  |  |

<sup>\*1.</sup>  $\overline{W}$  / T pin = "H": Time-out mode  $\overline{W}$  / T pin = "L": Window mode

#### 2. HSNT-8(2030)



Bottom view



Figure 10

Table 5 S-1410 Series

| Pin No. | Symbol  | Description                          |
|---------|---------|--------------------------------------|
| 1       | W / T*2 | Watchdog mode switching pin          |
| 2       | CPOR    | Reset time-out period adjustment pin |
| 3       | CWDT    | Watchdog time adjustment pin         |
| 4       | VSS     | GND pin                              |
| 5       | WEN     | Watchdog enable pin                  |
| 6       | WDO     | Watchdog output and reset output pin |
| 7       | WDI     | Watchdog input pin                   |
| 8       | VDD     | Voltage input pin                    |

Table 6 S-1411 Series

| Pin No. Symbol |      | Description                          |  |  |
|----------------|------|--------------------------------------|--|--|
| 1              | RST  | Reset output pin                     |  |  |
| 2              | CPOR | Reset time-out period adjustment pin |  |  |
| 3              | CWDT | Watchdog time adjustment pin         |  |  |
| 4              | VSS  | GND pin                              |  |  |
| 5              | WEN  | Watchdog enable pin                  |  |  |
| 6              | WDO  | Watchdog output pin                  |  |  |
| 7              | WDI  | Watchdog input pin                   |  |  |
| 8              | VDD  | Voltage input pin                    |  |  |

**<sup>\*1.</sup>** Connect the heat sink of backside at shadowed area to the board, and set electric potential GND. However, do not use it as the function of electrode.

\*2.  $\overline{W}$  / T pin = "H": Time-out mode  $\overline{W}$  / T pin = "L": Window mode

#### ■ Pin Functions

Refer to "■ Operations" for details.

#### 1. $\overline{W}$ / T pin (S-1410 Series only)

This is a pin to switch the watchdog mode.

The S-1410 Series changes to the time-out mode when the  $\overline{W}$  / T pin is "H", and changes to the window mode when the  $\overline{W}$  / T pin is "L". Switching the mode is prohibited during the operation.

The  $\overline{W}$  / T pin is connected to a constant current source (0.3  $\mu$ A typ.) and is pulled down internally.

#### 1. 1 Time-out mode ( $\overline{W}$ / T pin = "H")

The S-1410 Series detects an abnormality when not inputting an edge to the WDI pin during the watchdog time-out period ( $t_{WDU}$ ). And then "L" is output from the  $\overline{WDO}$  pin.



Figure 11 Abnormality Detection in Time-out Mode

#### 1. 2 Window mode ( $\overline{W}$ / T pin = "L")

When not inputting an edge to the WDI pin during  $t_{WDU}$ , or when an edge is input to the WDI pin again within a specific period of time (the discharge time due to an edge detection + 1 charge-discharge time ( $t_{WDL}$ )) after inputting an edge to the WDI pin, the  $\overline{WDO}$  pin output changes from "H" to "L".



Figure 12 Abnormality Detection in Window Mode

#### 2. RST pin (S-1411 Series only)

This is a reset output pin. It outputs "L" when detecting a low voltage.

Be sure to connect an external pull-up resistor (RextR) to the RST pin in the product without an output pull-up resistor.

#### 3. WDO pin

#### 3. 1 S-1410 Series

This pin combines the reset output and the watchdog output (time-out detection, double pulse detection). Be sure to connect an external pull-up resistor (Rextw) to the WDO pin in the product without an output pull-up resistor. **Table 7** shows the WDO pin output status.

Table 7

| On anation Otatura             | WDO Pin         |                 |  |  |
|--------------------------------|-----------------|-----------------|--|--|
| Operation Status               | ₩ / T Pin = "H" | ₩ / T Pin = "L" |  |  |
| Normal operation               | "H"             | "H"             |  |  |
| Low voltage detection          | "L"             | "L"             |  |  |
| Time-out detection             | "L"             | "L"             |  |  |
| Double pulse detection         | "H"             | "L"             |  |  |
| When watchdog timer is Disable | "H"             | "H"             |  |  |

#### 3. 2 S-1411 Series

This is the watchdog output (time-out detection, double pulse detection) pin.

Be sure to connect an external pull-up resistor (R<sub>extW</sub>) to the WDO pin in the product without an output pull-up resistor. **Table 8** shows the  $\overline{WDO}$  pin and  $\overline{RST}$  pin output statuses.

**Operation Status** WDO Pin RST Pin Normal operation "H" "H" Low voltage detection "L" "L" Time-out detection "H" Double pulse detection "L" "H"

Table 8

#### 4. CPOR pin

This is a pin to connect an adjustment capacitor for reset output delay time (CPOR) in order to generate the reset time-out period (t<sub>RST</sub>). C<sub>POR</sub> is charged and discharged by an internal constant current circuit, and the charge-discharge duration is t<sub>RST</sub>.

"H"

"H"

t<sub>RST</sub> is calculated by using the following equation. Take into consideration C<sub>POR</sub> variation.

$$t_{RST}$$
 = 6,500,000 ×  $C_{POR}$  [F] + 0.0002

When watchdog timer is Disable

#### 5. CWDT pin

This is a pin to connect an adjustment capacitor for watchdog output delay time (CWDT) in order to generate the watchdog time-out period (twpu) and the watchdog double pulse detection time (twpu). Cwpt is charged and discharged by an internal constant current circuit.

two is calculated by using the following equation. Take into consideration Cwot variation.

$$t_{WDU} = 50,000,000 \times C_{WDT} [F] + 0.0011$$

Moreover, twol is calculated by using the following equation.

$$t_{WDL} = \frac{t_{WDU}}{32}$$

# 105°C OPERATION, 3.8 $\mu$ A CURRENT CONSUMPTION WATCHDOG TIMER WITH RESET FUNCTION S-1410/1411 Series Rev.2.3 $_{00}$

#### 6. WEN pin

This is a pin to switch Enable / Disable of the watchdog timer.

The voltage detection circuit independently operates at all times regardless of the watchdog timer operation.

#### 6. 1 S-1410/1411 Series A / B / C / G / H / I type (WEN pin logic active "H" product)

The watchdog timer becomes Enable if the input is "H", and the charge-discharge operation is performed at the CWDT pin.

The WEN pin is connected to a constant current source (0.3 µA typ.) and is pulled down internally.

#### 6. 2 S-1410/1411 Series D / E / F / J / K / L type (WEN pin logic active "L" product)

The watchdog timer becomes Enable if the input is "L", and the charge-discharge operation is performed at the CWDT pin.

The WEN pin is not pulled down internally.

#### 7. WDI pin

This is an input pin to receive a signal from the monitored object. By inputting an edge at an appropriate timing, the WDI pin confirms the normal operation of the monitored object.

The WDI pin is connected to a constant current source (0.3 µA typ.) and is pulled down internally.

### ■ Absolute Maximum Ratings

Table 9

(Ta = +25°C unless otherwise specified)

| Item                           |                  | Symbol               | Absolute Maximum Rating                                                 | Unit |
|--------------------------------|------------------|----------------------|-------------------------------------------------------------------------|------|
| VDD pin voltage                |                  | $V_{DD}$             | $V_{SS} - 0.3$ to $V_{SS} + 7.0$                                        | V    |
| WDI pin voltage                |                  | $V_{WDI}$            | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3 \leq V_{\text{SS}} + 7.0$ | V    |
| WEN pin voltage                |                  | V <sub>WEN</sub>     | $V_{SS}-0.3$ to $V_{DD}+0.3 \le V_{SS}+7.0$                             | V    |
| $\overline{W}$ / T pin voltage |                  | $V_{\overline{W}/T}$ | $V_{SS}-0.3$ to $V_{DD}+0.3 \leq V_{SS}+7.0$                            | V    |
| CPOR pin voltage               | CPOR pin voltage |                      | $V_{SS}-0.3$ to $V_{DD}+0.3 \leq V_{SS}+7.0$                            | V    |
| CWDT pin voltage               |                  | V <sub>CWDT</sub>    | $V_{SS}-0.3$ to $V_{DD}+0.3 \leq V_{SS}+7.0$                            | V    |
| RST pin voltage                | A/B/C/D/E/F type | \/                   | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3 \leq V_{\text{SS}} + 7.0$ | V    |
| KST pili voltage               | G/H/I/J/K/L type | V <sub>RST</sub>     | $V_{SS} - 0.3$ to $V_{SS} + 7.0$                                        | V    |
| WDO pin voltage                | A/B/C/D/E/F type | V                    | $V_{SS}-0.3$ to $V_{DD}+0.3 \le V_{SS}+7.0$                             | V    |
| G/H/I/J/K/L type               |                  | $V_{\overline{WDO}}$ | $V_{SS} - 0.3$ to $V_{SS} + 7.0$                                        | V    |
| Operation ambient temperature  |                  | T <sub>opr</sub>     | −40 to +105                                                             | °C   |
| Storage temperatur             | re               | T <sub>stg</sub>     | −40 to +150                                                             | °C   |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

#### ■ Thermal Resistance Value

Table 10

| Item                        | Symbol | Condition    |         | Min. | Тур. | Max. | Unit |
|-----------------------------|--------|--------------|---------|------|------|------|------|
|                             |        |              | Board A |      | 160  | ı    | °C/W |
|                             |        |              | Board B | -    | 133  | -    | °C/W |
|                             |        | TMSOP-8      | Board C | 1    | _    | -    | °C/W |
| Junction-to-ambient thermal | θја    |              | Board D | 1    | _    | -    | °C/W |
|                             |        |              | Board E | -    | _    | -    | °C/W |
| resistance*1                |        | HSNT-8(2030) | Board A | -    | 181  | -    | °C/W |
|                             |        |              | Board B | _    | 135  | -    | °C/W |
|                             |        |              | Board C | _    | 40   | _    | °C/W |
|                             |        |              | Board D | _    | 42   | _    | °C/W |
|                             |        |              | Board E | _    | 32   | _    | °C/W |

<sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A

Remark Refer to "■ Power Dissipation" and "Test Board" for details.

## ■ Recommended Operation Conditions

Table 11

| 14010 11                                            |                      |                                               |      |      |      |      |  |  |
|-----------------------------------------------------|----------------------|-----------------------------------------------|------|------|------|------|--|--|
| Item                                                | Symbol               | Condition                                     | Min. | Тур. | Max. | Unit |  |  |
| VDD pin voltage                                     | V                    | Detector block                                | 0.9  | 1    | 6.0  | V    |  |  |
| VDD pill voltage                                    | $V_{DD}$             | Watchdog timer block                          | 2.5  | _    | 6.0  | V    |  |  |
| Set detection voltage                               | -V <sub>DET(S)</sub> | 0.1 V step                                    | 2.0  | 1    | 5.0  | ٧    |  |  |
| External pull-up resistor for RST pin               | R <sub>extR</sub>    | S-1411 Series G / H / I / J / K / L type      | 10   | 100  | 1    | kΩ   |  |  |
| External pull-up resistor for WDO pin               | R <sub>extW</sub>    | S-1410/1411 Series G / H / I / J / K / L type | 10   | 100  | -    | kΩ   |  |  |
| Adjustment capacitor for reset output delay time    | C <sub>POR</sub>     | -                                             | 0.1  | 2.2  | 1000 | nF   |  |  |
| Adjustment capacitor for watchdog output delay time | C <sub>WDT</sub>     | _                                             | 0.1  | 0.47 | 1000 | nF   |  |  |

#### **■** Electrical Characteristics

#### 1. S-1410 Series

Table 12 (1 / 2)

(WEN pin logic active "H" product,  $V_{DD} = 5.0 \text{ V}$ ,  $Ta = +25^{\circ}\text{C}$  unless otherwise specified)

| Item                                 | Symbol             | Condi                                                                                   | •                        | Min.                                 | Тур.                   | Max.                         | Unit | Test<br>Circuit |
|--------------------------------------|--------------------|-----------------------------------------------------------------------------------------|--------------------------|--------------------------------------|------------------------|------------------------------|------|-----------------|
| Detection voltage*1                  | -V <sub>DET</sub>  | _                                                                                       |                          | $-V_{\text{DET(S)}} \\ \times 0.985$ | -V <sub>DET(S)</sub>   | -V <sub>DET(S)</sub> × 1.015 | V    | 1               |
| Hysteresis width                     | V <sub>HYS</sub>   |                                                                                         |                          | -V <sub>DET</sub> × 0.03             | $-V_{DET} \times 0.05$ | -V <sub>DET</sub> × 0.07     | V    | 1               |
| Current consumption during operation | I <sub>SS1</sub>   | When watchdog t                                                                         | imer operates            | -                                    | 3.8                    | 7.8                          | μΑ   | 2               |
| Reset time-out period                | t <sub>RST</sub>   | C <sub>POR</sub> = 2200 pF                                                              |                          | 8.7                                  | 14.5                   | 20                           | ms   | 3               |
| Watchdog time-out period             | $t_{WDU}$          | C <sub>WDT</sub> = 470 pF                                                               |                          | 15                                   | 24.6                   | 34                           | ms   | 3               |
| Watchdog double pulse detection time | t <sub>WDL</sub>   | C <sub>WDT</sub> = 470 pF                                                               |                          | 461                                  | 769                    | 1077                         | μs   | 4               |
| Watchdog output voltage "H"          | $V_{WOH}$          | A/B/C/D/E/F                                                                             | type only                | $V_{DD}-1.0$                         | _                      | _                            | V    | 5               |
| Watchdog output voltage "L"          | V <sub>WOL</sub>   | External pull-up resistor of 100 k $\Omega$ is connected for G / H / I / J / K / L type |                          |                                      | -                      | 0.4                          | V    | 6               |
| Watchdog output pull-up current      | I <sub>WUP</sub>   | $V_{\overline{WDO}} = 0 \text{ V},$<br>A/B/C/D/E/F                                      | = type only              | _                                    | -0.85                  | -0.4                         | μΑ   | 7               |
|                                      |                    |                                                                                         | V <sub>DD</sub> = 1.5 V  | 0.6                                  | 1.1                    | _                            | mA   | 8               |
| Matabalana da ta assart              |                    |                                                                                         | V <sub>DD</sub> = 1.8 V  | 1.1                                  | 1.6                    | _                            | mA   | 8               |
| Watchdog output current              | I <sub>WOUT</sub>  | $V_{DS} = 0.4 V$                                                                        | $V_{DD} = 2.5 \text{ V}$ | 2.1                                  | 2.6                    | _                            | mΑ   | 8               |
|                                      |                    |                                                                                         | $V_{DD} = 3.0 \text{ V}$ | 2.8                                  | 3.3                    | _                            | mΑ   | 8               |
| Watchdog output leakage current      | I <sub>WLEAK</sub> | V <sub>DS</sub> = 6.0 V, V <sub>DD</sub> = 6.0 V                                        |                          | _                                    | _                      | 0.096                        | μΑ   | 9               |
| Input pin voltage 1 "H"              | V <sub>SH1</sub>   | WEN pin                                                                                 |                          | $0.7 \times V_{DD}$                  | _                      | _                            | V    | 10              |
| Input pin voltage 1 "L"              | $V_{SL1}$          | WEN pin                                                                                 |                          | _                                    | _                      | $0.3 \times V_{\text{DD}}$   | V    | 10              |
| Input pin voltage 2 "H"              | $V_{SH2}$          | W / T pin                                                                               |                          | $0.7 \times V_{DD}$                  | _                      | _                            | V    | 10              |
| Input pin voltage 2 "L"              | $V_{SL2}$          | W / T pin                                                                               |                          | _                                    | _                      | $0.3 \times V_{\text{DD}}$   | V    | 10              |
| Input pin voltage 3 "H"              | $V_{SH3}$          | WDI pin                                                                                 |                          | $0.7 \times V_{\text{DD}}$           | _                      | _                            | V    | 10              |
| Input pin voltage 3 "L"              | $V_{SL3}$          | WDI pin                                                                                 |                          | _                                    | _                      | $0.3 \times V_{\text{DD}}$   | V    | 10              |

Table 12 (2 / 2)

(WEN pin logic active "H" product, V<sub>DD</sub> = 5.0 V, Ta = +25°C unless otherwise specified)

|                            | (WEN pirriogic active in product, VDD = 5.0 V, Ta = +25 C unless otherwise specified) |                                                                               |                                                                  |      |      |      |      |                 |
|----------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------|------|------|------|------|-----------------|
| Item                       | Symbol                                                                                | Condition                                                                     | l                                                                | Min. | Тур. | Max. | Unit | Test<br>Circuit |
| Input pin current 1 "H"    |                                                                                       | WEN pin,                                                                      | A/B/C<br>/G/H/I<br>type                                          | _    | 0.3  | 1.0  | μΑ   | 10              |
|                            | I <sub>SH1</sub>                                                                      | V <sub>DD</sub> = 6.0 V,<br>Input pin voltage = 6.0 V                         | D/E/F<br>/J/K/L<br>type                                          | -0.1 | Ι    | 0.1  | μΑ   | 10              |
| Input pin current 1 "L"    | I <sub>SL1</sub>                                                                      | WEN pin, $V_{DD} = 6.0$ No Input pin voltage = 0                              | -0.1                                                             | -    | 0.1  | μΑ   | 10   |                 |
| Input pin current 2 "H"    | I <sub>SH2</sub>                                                                      | $\overline{W}$ / T pin,<br>V <sub>DD</sub> = 6.0 V, Input pin voltage = 6.0 V |                                                                  | _    | 0.3  | 1.0  | μА   | 10              |
| Input pin current 2 "L"    | I <sub>SL2</sub>                                                                      | $\overline{W}$ / T pin,<br>V <sub>DD</sub> = 6.0 V, Input pin voltage = 0 V   |                                                                  | -0.1 | -    | 0.1  | μА   | 10              |
| Input pin current 3 "H"    | I <sub>SH3</sub>                                                                      | •                                                                             | WDI pin, $V_{DD} = 6.0 \text{ V}$ ,<br>Input pin voltage = 6.0 V |      | 0.3  | 1.0  | μΑ   | 10              |
| Input pin current 3 "L"    | I <sub>SL3</sub>                                                                      | •                                                                             | WDI pin, V <sub>DD</sub> = 6.0 V,<br>Input pin voltage = 0 V     |      | ı    | 0.1  | μΑ   | 10              |
| Input pulse width "H"*2    | t <sub>high1</sub>                                                                    | _                                                                             |                                                                  | 1.5  | -    | _    | μs   | 10              |
| Input pulse width "L"*2    | t <sub>low1</sub>                                                                     | _                                                                             |                                                                  | 1.5  |      | -    | μs   | 10              |
| Watchdog output delay time | twout                                                                                 |                                                                               |                                                                  | _    | 25   | 40   | μs   | 3               |
| Reset output delay time    | t <sub>ROUT</sub>                                                                     | _                                                                             | ·                                                                | _    | 25   | 40   | μs   | 3               |
| Input setup time           | t <sub>iset</sub>                                                                     | _                                                                             |                                                                  | 1.0  | _    | _    | μs   | 3               |

<sup>\*1. -</sup>V<sub>DET</sub>: Actual detection voltage, -V<sub>DET(S)</sub>: Set detection voltage

<sup>\*2.</sup> The input pulse width "H" (t<sub>high1</sub>) and the input pulse width "L" (t<sub>low1</sub>) are defined as shown in **Figure 13**. Inputs to the WEN pin and the WDI pin should be greater than or equal to the min. value specified in "■ **Electrical Characteristics**".



Figure 13

#### 2. S-1411 Series

#### Table 13 (1 / 2)

(WEN pin logic active "H" product,  $V_{DD} = 5.0 \text{ V}$ ,  $Ta = +25^{\circ}\text{C}$  unless otherwise specified)

|                                      | (VVL               | N pin logic active                                 | ii pioduci, v <sub>DD</sub>                                                             | - J.U V, 12                | 1 - +25 0 1            | JIIICSS OUIC                 | JI WIGC 3 | pecineu,        |
|--------------------------------------|--------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------|------------------------|------------------------------|-----------|-----------------|
| Item                                 | Symbol             | Condi                                              | tion                                                                                    | Min.                       | Тур.                   | Max.                         | Unit      | Test<br>Circuit |
| Detection voltage*1                  | -V <sub>DET</sub>  | _                                                  |                                                                                         | $-V_{DET(S)} \times 0.985$ | -V <sub>DET(S)</sub>   | -V <sub>DET(S)</sub> × 1.015 | V         | 11              |
| Hysteresis width                     | V <sub>HYS</sub>   | _                                                  |                                                                                         | $-V_{DET} \times 0.03$     | $-V_{DET} \times 0.05$ | -V <sub>DET</sub> × 0.07     | V         | 11              |
| Current consumption during operation | I <sub>SS1</sub>   | When watchdog ti                                   | imer operates                                                                           | _                          | 3.8                    | 7.8                          | μΑ        | 12              |
| Reset time-out period                | t <sub>RST</sub>   | C <sub>POR</sub> = 2200 pF                         |                                                                                         | 8.7                        | 14.5                   | 20                           | ms        | 13              |
| Watchdog time-out period             | $t_{WDU}$          | C <sub>WDT</sub> = 470 pF                          |                                                                                         | 15                         | 24.6                   | 34                           | ms        | 13              |
| Watchdog double pulse detection time | t <sub>WDL</sub>   | C <sub>WDT</sub> = 470 pF                          |                                                                                         | 461                        | 769                    | 1077                         | μs        | 14              |
| Reset output voltage "H"             | $V_{ROH}$          | A/B/C/D/E/F                                        | type only                                                                               | $V_{DD}-1.0$               | _                      | _                            | V         | 15              |
| Reset output voltage "L"             | V <sub>ROL</sub>   | External pull-up res                               |                                                                                         | _                          | -                      | 0.4                          | V         | 16              |
| Reset output pull-up current         | I <sub>RUP</sub>   | $V_{\overline{RST}} = 0 V$ ,<br>A/B/C/D/E/F        | type only                                                                               | _                          | -0.85                  | -0.4                         | μΑ        | 17              |
|                                      |                    |                                                    | $V_{DD} = 1.5 \text{ V}$                                                                | 0.6                        | 1.1                    | _                            | mΑ        | 18              |
| Barrier                              |                    | V <sub>DS</sub> = 0.4 V                            | $V_{DD} = 1.8 \text{ V}$                                                                | 1.1                        | 1.6                    | _                            | mA        | 18              |
| Reset output current                 | I <sub>ROUT</sub>  |                                                    | $V_{DD} = 2.5 \text{ V}$                                                                | 2.1                        | 2.6                    | _                            | mA        | 18              |
|                                      |                    |                                                    | $V_{DD} = 3.0 \text{ V}$                                                                | 2.8                        | 3.3                    | _                            | mA        | 18              |
| Reset output leakage current         | I <sub>RLEAK</sub> | $V_{DS} = 6.0 \text{ V}, V_{DD} =$                 | = 6.0 V                                                                                 | _                          | _                      | 0.096                        | μΑ        | 19              |
| Watchdog output voltage "H"          | $V_{WOH}$          | A/B/C/D/E/F                                        | type only                                                                               | $V_{DD} - 1.0$             | _                      | _                            | V         | 20              |
| Watchdog output voltage "L"          | V <sub>WOL</sub>   |                                                    | External pull-up resistor of 100 k $\Omega$ is connected for G / H / I / J / K / L type |                            | _                      | 0.4                          | V         | 21              |
| Watchdog output pull-up current      | I <sub>WUP</sub>   | $V_{\overline{WDO}} = 0 \text{ V},$<br>A/B/C/D/E/F | type only                                                                               | _                          | -0.85                  | -0.4                         | μΑ        | 22              |
|                                      |                    |                                                    | $V_{DD} = 1.5 \text{ V}$                                                                | 0.6                        | 1.1                    | _                            | mA        | 23              |
| Water to the control of the control  |                    |                                                    | $V_{DD} = 1.8 \text{ V}$                                                                | 1.1                        | 1.6                    | _                            | mA        | 23              |
| Watchdog output current              | I <sub>WOUT</sub>  | $V_{DS} = 0.4 V$                                   | $V_{DD} = 2.5 \text{ V}$                                                                | 2.1                        | 2.6                    | _                            | mA        | 23              |
|                                      |                    |                                                    | $V_{DD} = 3.0 \text{ V}$                                                                | 2.8                        | 3.3                    | _                            | mA        | 23              |
| Watchdog output leakage current      | I <sub>WLEAK</sub> | V <sub>DS</sub> = 6.0 V, V <sub>DD</sub> = 6.0 V   |                                                                                         | _                          | _                      | 0.096                        | μΑ        | 24              |
| Input pin voltage 1 "H"              | V <sub>SH1</sub>   | WEN pin                                            |                                                                                         | $0.7 \times V_{DD}$        | _                      | _                            | V         | 25              |
| Input pin voltage 1 "L"              | V <sub>SL1</sub>   | WEN pin                                            |                                                                                         | _                          | _                      | $0.3 \times V_{DD}$          | V         | 25              |
| Input pin voltage 3 "H"              | V <sub>SH3</sub>   | WDI pin                                            |                                                                                         | $0.7 \times V_{DD}$        | _                      | _                            | V         | 25              |
| Input pin voltage 3 "L"              | $V_{SL3}$          | WDI pin                                            |                                                                                         | _                          | -                      | $0.3 \times V_{DD}$          | V         | 25              |

Table 13 (2 / 2)

(WEN pin logic active "H" product,  $V_{DD} = 5.0 \text{ V}$ ,  $Ta = +25^{\circ}\text{C}$  unless otherwise specified)

| Item                       | Symbol             | Condition                                                     | Min.                    | Тур. | Max. | Unit | Test<br>Circuit |    |
|----------------------------|--------------------|---------------------------------------------------------------|-------------------------|------|------|------|-----------------|----|
|                            |                    | WEN pin,                                                      | A/B/C<br>/G/H/I<br>type | ı    | 0.3  | 1.0  | μΑ              | 25 |
| Input pin current 1 "H"    | I <sub>SH1</sub>   | V <sub>DD</sub> = 6.0 V,<br>Input pin voltage = 6.0 V         | D/E/F<br>/J/K/L<br>type | -0.1 | ı    | 0.1  | μΑ              | 25 |
| Input pin current 1 "L"    | I <sub>SL1</sub>   | WEN pin, V <sub>DD</sub> = 6.0 V,<br>Input pin voltage = 0 V  | -0.1                    | -    | 0.1  | μΑ   | 25              |    |
| Input pin current 3 "H"    | I <sub>SH3</sub>   | WDI pin, $V_{DD} = 6.0 \text{ V}$ , Input pin voltage = 6.0 V | _                       | 0.3  | 1.0  | μΑ   | 25              |    |
| Input pin current 3 "L"    | I <sub>SL3</sub>   | WDI pin, $V_{DD} = 6.0 \text{ V}$ , Input pin voltage = 0 V   | -0.1                    | -    | 0.1  | μΑ   | 25              |    |
| Input pulse width "H"*2    | t <sub>high1</sub> | _                                                             | 1.5                     |      | -    | μs   | 25              |    |
| Input pulse width "L"*2    | t <sub>low1</sub>  | _                                                             |                         | 1.5  | ı    | _    | μs              | 25 |
| Watchdog output delay time | t <sub>wout</sub>  | _                                                             | -                       | 25   | 40   | μs   | 13              |    |
| Reset output delay time    | t <sub>ROUT</sub>  | _                                                             | _                       | 25   | 40   | μs   | 13              |    |
| Input setup time           | t <sub>iset</sub>  | _                                                             |                         | 1.0  | 1    | _    | μs              | 13 |

- \*1.  $-V_{DET}$ : Actual detection voltage,  $-V_{DET(S)}$ : Set detection voltage
- \*2. The input pulse width "H" (thigh1) and the input pulse width "L" (tlow1) are defined as shown in Figure 14. Inputs to the WEN pin and the WDI pin should be greater than or equal to the min. value specified in "■ Electrical Characteristics".



Figure 14

#### ■ Test Circuits

Refer to " $\blacksquare$  Recommended Operation Conditions" when setting constants of external pull-up resistors ( $R_{extR}$ ,  $R_{extW}$ ) and external capacitors ( $C_{POR}$ ,  $C_{WDT}$ ).

#### 1. S-1410 Series



Figure 15 Test Circuit 1



Figure 16 Test Circuit 2



Figure 17 Test Circuit 3



Figure 18 Test Circuit 4

18



Figure 19 Test Circuit 5





Figure 20 Test Circuit 6



Figure 21 Test Circuit 7



Figure 22 Test Circuit 8



Figure 23 Test Circuit 9



Figure 24 Test Circuit 10

#### 2. S-1411 Series



Figure 25 Test Circuit 11



Figure 26 Test Circuit 12



Figure 27 Test Circuit 13



Figure 28 Test Circuit 14



Figure 29 Test Circuit 15





Figure 30 Test Circuit 16



Figure 31 Test Circuit 17



Figure 33 Test Circuit 19



Figure 32 Test Circuit 18



Figure 34 Test Circuit 20



#### ■ Operations

#### 1. From power-on to reset release

The S-1410/1411 Series initiates the initialization if the VDD pin voltage exceeds the release voltage ( $+V_{DET}$ ). The charge-discharge operation to the CPOR pin is initiated after the passage of the initialization time ( $t_{INIT}$ ), and the  $\overline{WDO}$  pin output and the  $\overline{RST}$  pin output change from "L" to "H" after the operation is performed 4 times.



**Remark**  $V_{CPU}$ : CPOR charge upper limit threshold (1.25 V typ.)  $V_{CPL}$ : CPOR charge lower limit threshold (0.20 V typ.)

Figure 40

 $t_{INIT}$  changes according to the power supply rising time. Refer to **Figure 41** for the relation between  $t_{INIT}$  and the power supply rising time.



Figure 41 Power Supply Rising Time Dependency of Initialization Time



\*1. The initialization time is the time period from when the VDD pin voltage reaches +V<sub>DET</sub> to when C<sub>POR</sub> rises.

Figure 42 Initialization Time

#### 2. From reset release to initiation of charge-discharge operation to CWDT pin

The charge-discharge operation to the CWDT pin differs depending on the status of the WEN pin at the reset release.

#### 2. 1 When WEN pin is "H" at reset release (Active "H")

Since the watchdog timer is Enable, the S-1410/1411 Series initiates the charge-discharge operation to the CWDT pin.



Figure 43 WEN Pin = "H"

#### 2. 2 When WEN pin is "L" at reset release (Active "H")

Since the watchdog timer is Disable after the CPOR pin performs the charge-discharge operation 4 times, the S-1410/1411 Series does not initiate the charge-discharge operation to the CWDT pin. If the input to the WEN pin changes to "H" in this status, the S-1410/1411 Series initiates the charge-discharge operation to the CWDT pin.



Figure 44 WEN Pin = "L" → "H"

#### 3. Watchdog time-out detection

The watchdog timer detects a time-out after the charge-discharge operation to the CWDT pin is performed 32 times, then the  $\overline{\text{WDO}}$  pin output changes from "H" to "L".



Figure 45

#### 4. Internal counter reset due to edge detection

When the WDI pin detects an edge during the charge-discharge operation to the CWDT pin, the internal counter which counts the number of times of the charge-discharge operation is reset. The CWDT pin initiates the discharge operation when an edge is detected, and initiates the charge-discharge operation again after the discharge operation is completed.

# 4. 1 Counter reset due to rising edge detection (S-141xAxx, S-141xDxx, S-141xGxx, S-141xJxx)



Figure 46

4. 2 Counter reset due to falling edge detection (S-141xBxx, S-141xExx, S-141xHxx, S-141xKxx)



Figure 47

4. 3 Counter reset due to both rising and falling edges detection 1 (S-141xCxx, S-141xFxx, S-141xlxx, S-141xLxx)



Figure 48

# 4. 4 Counter reset due to both rising and falling edges detection 2 (S-141xCxx, S-141xFxx, S-141xlxx, S-141xLxx)



Figure 49

#### 5. WEN pin operation during charge-discharge operation to CWDT pin

When the WEN pin changes from "H" to "L" during the charge-discharge operation to the CWDT pin, the CWDT pin performs the discharge operation. Moreover, the internal counter which counts the number of times of the charge-discharge operation for the CWDT pin is also reset.

If the WEN pin changes to "H" again in this status, the CWDT pin initiates the charge-discharge operation.



Figure 50

#### 6. Watchdog double pulse detection

If an edge is input to the WDI pin again within a specific period of time (the discharge time due to an edge detection + 1 charge-discharge time ( $t_{WDL}$ )) after inputting an edge to the WDI pin when the S-1410/1411 Series is the window mode, the  $\overline{WDO}$  pin output changes from "H" to "L".

When the watchdog timer becomes Disable due to a change of the WEN pin ("H"  $\rightarrow$  "L"  $\rightarrow$  "H") after inputting an edge to the WDI pin, the  $\overline{\text{WDO}}$  pin continues outputting "H" even if an edge is input to the WDI pin within the specific period of time mentioned above.

# 6. 1 Double pulse detection due to rising edge detection (S-141xAxx, S-141xDxx, S-141xGxx, S-141xJxx)



Figure 51

# 6. 2 Double pulse detection due to falling edge detection (S-141xBxx, S-141xExx, S-141xHxx, S-141xKxx)



Figure 52 ABLIC Inc.

# 6. 3 Double pulse detection due to both rising and falling edges detection (S-141xCxx, S-141xFxx, S-141xIxx, S-141xLxx)

The double pulse is detected only when edges are input in order of rising and falling.

#### 6. 3. 1 When edges are input to WDI pin in order of rising and falling



Figure 53 Double Pulse Detection

#### 6. 3. 2 When edges are input to WDI pin in order of falling and rising



Figure 54 Double Pulse Non-detection

#### 7. Operation of low voltage detection

The voltage detection circuit detects a low voltage if the power supply voltage falls below the detection voltage, and then "L" is output from the  $\overline{WDO}$  pin and the  $\overline{RST}$  pin (Only the S-1411 Series). The output is maintained until the charge-discharge operation of the CPOR pin is performed 4 times.

The S-1410/1411 Series can detect a low voltage even if either the CPOR pin or the WDT pin performs the charge-discharge operation. In this case, the status of the WEN pin or the  $\overline{W}$  / T pin does not have an affect.



\*1. When the WEN pin is Disable, the charge-discharge operation of CWDT pin is not performed.

#### 8. WEN pin, WDI pin and $\overline{W}$ / T pin

Each of the WEN pin, the WDI pin and the  $\overline{W}$  / T pin has a noise filter. If the power supply voltage is 5.0 V, noise with a minimum pulse width of 200 ns can be eliminated.

#### ■ Standard Circuits

#### 1. S-1410 Series A / B / C / D / E / F type



- \*1. Adjustment capacitor for reset output delay time (C<sub>POR</sub>) should be connected directly to the CPOR pin and the VSS pin.
- \*2. Adjustment capacitor for watchdog output delay time ( $C_{WDT}$ ) should be connected directly to the CWDT pin and the VSS pin. A capacitor of 100 pF to 1  $\mu$ F can be used for  $C_{POR}$  and  $C_{WDT}$ .

Figure 56

#### 2. S-1410 Series G / H / I / J / K / L type



- \*1. R<sub>extW</sub> is an external pull-up resistor for the WDO pin.
- \*2. Adjustment capacitor for reset output delay time (C<sub>POR</sub>) should be connected directly to the CPOR pin and the VSS pin.
- \*3. Adjustment capacitor for watchdog output delay time ( $C_{WDT}$ ) should be connected directly to the CWDT pin and the VSS pin. A capacitor of 100 pF to 1  $\mu$ F can be used for  $C_{POR}$  and  $C_{WDT}$ .

Figure 57

Caution The above connection diagrams and constants will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constants.

#### 3. S-1411 Series A / B / C / D / E / F type



- \*1. Adjustment capacitor for reset output delay time (CPOR) should be connected directly to the CPOR pin and the VSS pin.
- \*2. Adjustment capacitor for watchdog output delay time ( $C_{WDT}$ ) should be connected directly to the CWDT pin and the VSS pin. A capacitor of 100 pF to 1  $\mu$ F can be used for  $C_{POR}$  and  $C_{WDT}$ .

Figure 58

#### 4. S-1411 Series G / H / I / J / K / L type



- \*1.  $R_{extW}$  is an external pull-up resistor for the  $\overline{WDO}$  pin.
- \*2.  $R_{extR}$  is an external pull-up resistor for the  $\overline{RST}$  pin.
- \*3. Adjustment capacitor for reset output delay time (C<sub>POR</sub>) should be connected directly to the CPOR pin and the VSS pin.
- **\*4.** Adjustment capacitor for watchdog output delay time ( $C_{WDT}$ ) should be connected directly to the CWDT pin and the VSS pin. A capacitor of 100 pF to 1  $\mu$ F can be used for  $C_{POR}$  and  $C_{WDT}$ .

Figure 59

Caution The above connection diagrams and constants will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constants.

32 ABLIC Inc.

#### ■ Precautions

- It will take time for the discharge operation to be performed if the capacitance of C<sub>POR</sub> is extremely large at the low voltage detection, so the discharge operation may not be completed by the time the power supply voltage exceeds the detection voltage. In that case, since the charge-discharge operation of the CPOR pin is performed after the discharge operation is completed, the delay time of the same time length as the discharge operation occurs in reset time-out period (t<sub>RST</sub>).
- Select a capacitor which satisfies the following equation for C<sub>POR</sub> and C<sub>WDT</sub>. If this condition is not satisfied, the delay time of the same time length as the discharge operation occurs in t<sub>RST</sub> since the discharge operation of an external capacitor connected to the CWDT pin is not completed by the time the CWDT pin initiates the next charge-discharge operation.

 $C_{WDT} / C_{POR} \le 600$ 

- When the power supply voltage falls to 0.9 V or lower, set a time interval of 20 µs or longer by the time the power supply is raised again. If the appropriate time length is not secured, the time-out period after raising the power supply voltage may get delayed.
- When the time that the power supply voltage falls below the detection voltage is short, the S-1410/1411 Series may not detect a voltage. In that case, the time-out period after raising the power supply voltage may get delayed.
- Since input pins (the WEN pin, the WDI pin and the  $\overline{W}$  / T pin) in the S-1410/1411 Series are CMOS configurations, make sure that an intermediate potential is not input when the S-1410/1411 Series operates.
- Since the WDO pin and the RST pin are affected by external resistance and external capacitance, use the S-1410/1411 Series after performing thorough evaluation with the actual application.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

## ■ Characteristics (Typical Data)

1. Current consumption during operation (I<sub>SS1</sub>) vs. Input voltage (V<sub>DD</sub>)





2. Current consumption during operation (I<sub>SS1</sub>) vs. Temperature (Ta) 3. Detection voltage (-V<sub>DET</sub>), Release voltage (+V<sub>DET</sub>) vs. Temperature (Ta)





4. Reset time-out period (t<sub>RST</sub>) vs. Temperature (Ta)



5. Watchdog time-out period (twou) vs. Temperature (Ta)



6. Reset output delay time (t<sub>ROUT</sub>) vs. Temperature (Ta)



7. Watchdog output delay time ( $t_{WOUT}$ ) vs. Temperature (Ta)



### 8. Reset time-out period ( $t_{RST}$ ) vs. $C_{POR}$



#### 9. Watchdog time-out period ( $t_{WDU}$ ) vs. $C_{WDT}$



#### 10. Nch driver output current ( $I_{WOUT}$ ) vs. Input voltage ( $V_{DD}$ )



### **■** Power Dissipation

#### TMSOP-8



| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| Α     | 0.63 W                              |
| В     | 0.75 W                              |
| С     | _                                   |
| D     | _                                   |
| Е     | -                                   |

### **HSNT-8(2030)**



| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| А     | 0.55 W                              |
| В     | 0.74 W                              |
| С     | 2.50 W                              |
| D     | 2.38 W                              |
| Е     | 3.13 W                              |

# **TMSOP-8 Test Board**

# (1) Board A





| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 2                                           |
|                             | 1 | Land pattern and wiring for testing: t0.070 |
| Coppor foil layer [mm]      | 2 | -                                           |
| Copper foil layer [mm]      | 3 | -                                           |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

## (2) Board B



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                        |
|                             | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

No. TMSOP8-A-Board-SD-1.0

# HSNT-8(2030) Test Board

O IC Mount Area

## (1) Board A



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 2                                           |
|                             | 1 | Land pattern and wiring for testing: t0.070 |
| Coppor foil layer [mm]      | 2 | -                                           |
| Copper foil layer [mm]      | 3 | -                                           |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

# (2) Board B



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
|                             | 1 | Land pattern and wiring for testing: t0.070 |
| Coppor foil lover [mm]      | 2 | 74.2 x 74.2 x t0.035                        |
| Copper foil layer [mm]      | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

# (3) Board C



| Item                     |      | Specification                               |
|--------------------------|------|---------------------------------------------|
| Size [mm]                |      | 114.3 x 76.2 x t1.6                         |
| Material                 |      | FR-4                                        |
| Number of copper foil la | ayer | 4                                           |
|                          | 1    | Land pattern and wiring for testing: t0.070 |
| Conner feil lever [mm]   | 2    | 74.2 x 74.2 x t0.035                        |
| Copper foil layer [mm]   | 3    | 74.2 x 74.2 x t0.035                        |
|                          | 4    | 74.2 x 74.2 x t0.070                        |
| Thermal via              |      | Number: 4<br>Diameter: 0.3 mm               |



enlarged view

No. HSNT8-A-Board-SD-2.0

# HSNT-8(2030) Test Board

O IC Mount Area

# (4) Board D



| Item                        |   | Specification                                          |
|-----------------------------|---|--------------------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                                    |
| Material                    |   | FR-4                                                   |
| Number of copper foil layer |   | 4                                                      |
|                             | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 |
| Copper foil layer [mm]      | 2 | 74.2 x 74.2 x t0.035                                   |
| Copper foil layer [ITIII]   | 3 | 74.2 x 74.2 x t0.035                                   |
|                             | 4 | 74.2 x 74.2 x t0.070                                   |
| Thermal via                 |   | -                                                      |



enlarged view

### (5) Board E



| Item                     |      | Specification                                          |
|--------------------------|------|--------------------------------------------------------|
| Size [mm]                |      | 114.3 x 76.2 x t1.6                                    |
| Material                 |      | FR-4                                                   |
| Number of copper foil la | ayer | 4                                                      |
|                          | 1    | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 |
| Copper foil layer [mm]   | 2    | 74.2 x 74.2 x t0.035                                   |
| Copper foil layer [min]  | 3    | 74.2 x 74.2 x t0.035                                   |
|                          | 4    | 74.2 x 74.2 x t0.070                                   |
| Thermal via              |      | Number: 4<br>Diameter: 0.3 mm                          |



enlarged view

No. HSNT8-A-Board-SD-2.0







# No. FM008-A-P-SD-1.2

| TITLE      | TMSOP8-A-PKG Dimensions |  |  |  |
|------------|-------------------------|--|--|--|
| No.        | FM008-A-P-SD-1.2        |  |  |  |
| ANGLE      | <b>Q</b>                |  |  |  |
| UNIT       | mm                      |  |  |  |
|            |                         |  |  |  |
|            |                         |  |  |  |
|            |                         |  |  |  |
| ABLIC Inc. |                         |  |  |  |





## No. FM008-A-C-SD-2.0

| TITLE      | TMSOP8-A-Carrier Tape |  |
|------------|-----------------------|--|
| No.        | FM008-A-C-SD-2.0      |  |
| ANGLE      |                       |  |
| UNIT       | mm                    |  |
|            |                       |  |
|            |                       |  |
|            |                       |  |
| ABLIC Inc. |                       |  |







The heat sink of back side has different electric potential depending on the product.Confirm specifications of each product.Do not use it as the function of electrode.

No. PP008-A-P-SD-2.0

|            | -                       |  |
|------------|-------------------------|--|
| TITLE      | HSNT-8-A-PKG Dimensions |  |
| No.        | PP008-A-P-SD-2.0        |  |
| ANGLE      | <b>♦</b> □              |  |
| UNIT       | mm                      |  |
|            |                         |  |
|            |                         |  |
|            |                         |  |
| ABLIC Inc. |                         |  |





# No. PP008-A-C-SD-1.0

| TITLE      | HSNT-8-A-Carrier Tape |  |
|------------|-----------------------|--|
| No.        | PP008-A-C-SD-1.0      |  |
| ANGLE      |                       |  |
| UNIT       | mm                    |  |
|            |                       |  |
|            |                       |  |
|            |                       |  |
| ABLIC Inc. |                       |  |



# No. PP008-A-R-SD-1.0

| TITLE      | HSNT-8-A-Reel    |      |       |  |
|------------|------------------|------|-------|--|
| No.        | PP008-A-R-SD-1.0 |      |       |  |
| ANGLE      |                  | QTY. | 5,000 |  |
| UNIT       | mm               |      |       |  |
|            |                  |      |       |  |
|            |                  |      |       |  |
|            |                  |      |       |  |
| ABLIC Inc. |                  |      |       |  |



# No. PP008-A-L-SD-1.0

| TITLE      | HSNT-8-A<br>-Land Recommendation |  |
|------------|----------------------------------|--|
| No.        | PP008-A-L-SD-1.0                 |  |
| ANGLE      |                                  |  |
| UNIT       | mm                               |  |
|            |                                  |  |
|            |                                  |  |
|            |                                  |  |
| ABLIC Inc. |                                  |  |

#### **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.
- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.

